NOVEMBER 1971-REVISED DECEMBER 1983 #### • Choice of Driver Outputs: SN54143 and SN74143 have 15 mA Constant-Current Outputs for Driving Common-Anode LED's such as TIL302 or TIL303 without Series Resistors SN54144 and SN74144 Drive High-Current Lamps, Numitrons<sup>†</sup>, or LED's from Saturated Open-Collector Outputs #### • Universal Logic Capabilities Ripple Blanking of Extraneous Zeros Latch Outputs Can Drive Logic Processors Simultaneously Decimal Point Driver Is Included #### Synchronous BCD Counter Capability Includes: Cascadable to N-Bits Look-Ahead-Enable Techniques Minimize Speed Degradation When Cascaded for Large-Word Display Direct Clear Input #### SN54143, SN54144 . . . J OR W PACKAGE SN74143, SN74144 . . . J OR N PACKAGE (TOP VIEW) SCEI 1 U24[] Vcc 23 PECI CLK □2 CLR 22 MAX 21 STRB RBI □4 ы **□**5 QD 20 BI/RBO П<sub>6</sub> 19 QC DP QB 18 dр QΑ 17 d b 16 **□**10 f а e GND 13 #### description These TTL MSI circuits contain the equivalent of 86 gates on a single chip. Logic inputs and outputs are completely TTL compatible. The buffered inputs are implemented with relatively large resistors in series with the bases of the input transistors to lower drive-current requirements to one-half of that required for a standard Series 54/74 TTL input. The serial-count-enable, actually two internal emitters, is rated as one standard Series 54/74 load. The logic outputs, except RBO, have active pull-ups. The SN54143 and SN74143 driver outputs are designed specifically to maintain a relatively constant on-level sink current of approximately 15 milliamperes from output "a" through "g" and seven milliamperes from output "dp" over a voltage range from one to five volts. Any number of LED's in series may be driven as long as the output voltage rating is not exceeded. The SN54144 and SN74144 have high-sink-current saturated outputs for driving indicators having voltage ratings up to 15 volts or requiring up to 25 milliamperes drive. The SN54144 sinks 20 milliamperes and the SN74144 sinks 25 milliamperes at an on-level voltage of 0.6 volts across their respective operating temperature ranges. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design. Maximum clock frequency is typically 18 megahertz and power dissipation is typically 280 milliwatts. The SN54143 and SN54144 are characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C; the SN74143 and SN74144 are characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. t Trademark of RCA #### description (continued) Functions of the inputs and outputs of these devices are as follows: | FUNCTION<br>CLEAR INPUT | PIN NO.<br>3 | <b>DESCRIPTION</b> When low, resets and holds counter at 0. Must be high for normal counting. | |---------------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLOCK INPUT | 2 | Each positive-going transition will increment the counter provided that the circuit is in the normal counting mode (serial and parallel count enable inputs low, clear input high). | | PARALLEL COUNT<br>ENABLE INPUT (PCEI) | 23 | Must be low for normal counting mode. When high, counter will be inhibited. Logic level must not be changed when the clock is low. | | SERIAL COUNT<br>ENABLE INPUT (SCEI) | 1 | Must be low for normal counting mode, also must be low to enable maximum count output to go low. When high, counter will be inhibited and maximum count output will be driven high. Logic level must not be changed when the clock is low. | | MAXIMUM COUNT<br>OUTPUT | 22 | Will go low when the counter is at 9 and serial count enable input is low. Will return high when the counter changes to 0 and will remain high during counts 1 through 8. Will remain high (inhibited) as long as serial count enable input is high. | | LATCH STROBE<br>INPUT | 21 | When low, data in latches follow the data in the counter. When high, the data in the latches are held constant, and the counter may be operated independently. | | LATCH OUTPUTS $(Q_A, Q_B, Q_C, Q_D)$ | 17, 18, 19, 20 | The BCD data that drives the decoder can be stored in the 4-bit latch and is available at these outputs for driving other logic and/or processors. The binary weights of the outputs are: $Q_A = 1$ , $Q_B = 2$ , $Q_C = 4$ , $Q_D = 8$ . | | DECIMAL POINT INPUT | . 7 | Must be high to display decimal point. The decimal point is not displayed when this input is low or when the display is blanked. | | BLANKING INPUT<br>(BI) | 5 | When high, will blank (turn off) the entire display and force $\overline{\text{RBO}}$ low. Must be low for normal display. May be pulsed to implement intensity control of the display. | | RIPPLE-BLANKING<br>INPUT (RBI) | 4 | When the data in the latches is BCD 0, a low input will blank the entire display and force the $\overline{\text{RBO}}$ low. This input has no effect if the data in the latches is other than 0. | | RIPPLE-BLANKING<br>OUTPUT (RBO) | . 6 | Supplies ripple blanking information for the ripple blanking input of the next decade. Provides a low if $\overline{BI}$ is high, or if $\overline{RBI}$ is low and the data in the latches in BCD 0; otherwise, this output is high. This pin has a resistive pull-up circuit suitable for performing a wire-AND function with any open-collector output. Whenever this pin is low the entire display will be blanked; therefore, this pin may be used as an active-low blanking input. | | LED/LAMP DRIVER<br>OUTPUTS<br>(a, b, c, d, e, f, g, dp) | 15, 16, 14, 9<br>11, 10, 13, 8 | Outputs for driving seven-segment LED's or lamps and their decimal points. See segment identification and resultant displays on following page. | SEGMENT IDENTIFICATION NUMERICAL DESIGNATIONS-RESULTANT DISPLAYS logic diagram #### schematics of inputs and outputs '143, '14**4** '143, '14**4** 143 '144 EQUIVALENT OF **EQUIVALENT OF** TYPICAL OF ALL TYPICAL OF ALL OUTPUTS EXCEPT BI/RBO **EACH INPUT** BI/RBO OUTPUTS EXCEPT BI/RBO EXCEPT BI/RBO vcc QUTPUT/INPUT V<sub>CC</sub> 10 kΩ зкΩ OUTPUT NOM NOM INPUT 20 Ω NOM SCEI: $R_{eq} = 4 k\Omega$ NOM inputs: $R_{eq} = 8 k\Omega NOM$ #### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage, VCC (see Note 1) . | | | | | | <br> | | | | • | | | | | . 7 V | |---------------------------------------|---------|----------|-------------|--|--|------|--|---|---|---|--|---|-----|-----|----------| | Input voltage | | | | | | <br> | | | | | | | | | 5.5 V | | Off-state voltage at outputs "a" thru | "g" and | d "dp", | <b>′144</b> | | | <br> | | - | • | | | | | | . 15 V | | Off-state current at outputs "a" thru | "g" an | d "dp", | 143 | | | <br> | | | | | | | | | 250 μΑ | | Continuous total power dissipation at | | | | | | | | | | | | | | | | | Operating free-air temperature range: | SN54 | ' Circui | ts . | | | <br> | | | | | | - | -55 | °C | to 125°C | | | SN74 | ' Circui | ts . | | | | | | | | | • | | 0°C | to 70°C | | Storage temperature range | | | | | | | | | | | | - | -65 | °C | to 150°C | | | | | | | | | | | | | | | | | | NOTES: 1. Voltage values are with respect to network ground terminal. 2. For the SN54143 and SN54144 in the N and W packages, this rating applies at (or below) 80°C free-air temperature. For operation above this temperature, derate linearly at the rate of 11.7 mW/°C for the W package and 14.7 mW/°C for the N package. No derating is required for these devices in the J package. #### recommended operating conditions | , | | SN54 | SN54143, SN54144 SN74143, SN74144 | | | | | | |-------------------------------------------------------------------|-------------------------------------------------------------------------|------|-----------------------------------|-----------------------------------------------------------------|------|------|------|---------| | | | MIN | NOM | MAX MIN NOM 5.5 4.75 5 5 1 -240 -560 -120 4.8 11.2 25 55 25 30↑ | MAX | UNIT | | | | Supply voltage, V <sub>CC</sub> | | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | On-state voltage at outputs a thru g a | nd dp ('143 only) | 1 | | 5. | 1 | | 5 V | | | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> | | | | -240 | | | -240 | | | High-level output current, IOH | Maximum count | | | -560 | | | 560 | μΑ | | · | RBO | RBO | | | | | -120 | <u></u> | | Low-level output current, IOL | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> , RBO | | | 4.8 | | | 4.8 | mA | | | Maximum count | | | 11.2 | | | 11.2 | | | Clock pulse width, tw(clock) | High logic level | 25 | | | 25 | | | | | Clock pulse width, tw(clock) | Low logic level | 55 | | | 55 | | | ns | | Clear pulse width, tw(clear) | | 25 | | | 25 | | | ns | | Saturation + | Serial and parallel carry | 30↑ | | | 30↑ | | | | | Setup time, t <sub>su</sub> | Clear inactive state | 60↑ | | | 60↑ | | | ns | | Operating free-air temperature, TA | | -55 | | 125 | 0 | | 70 | °C | †The arrow indicates that the rising edge of the clock pulse is used for reference. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAME | TEST CON | DITIONST | SN54 | 143, SN | 74143 | SN54 | UNIT | | | | |--------------------|----------------------|-------------------------------------------------------------------------|------------------------------------------------|-------------------------|---------|-------|-------|-------|------|-------|-------| | | - TANAME | | TEST CON | DITIONS | MIN | TYP# | MAX | MIN | TYP‡ | MAX | OIVI | | $v_{IH}$ | High-level input vol | tage | | | 2 | | | 2 | | | V | | VIL | Low-level input vol | w-level input voltage | | | | | 0.8 | | | 0.8 | V | | VIK | Input clamp voltage | | V <sub>CC</sub> = MIN, I | <sub>I</sub> = -12 mA | | | 1.5 | | | -1.5 | V | | | High level avenue | RBO | | | 2.4 | | | | | | | | Vон | High-level output | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> | V <sub>CC</sub> = MIN, | ••• | | | | 2.4 | | | V | | | voltage | Maximum count | V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = MAX | | 1 | | | | | | | | VOL | Low-level output | Q <sub>A</sub> , Q <sub>B</sub> , Q <sub>C</sub> , Q <sub>D</sub> , RBO | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V, | | | 0.4 | | | 0.4 | V | | VOL | voltage | Maximum count | V <sub>IL</sub> = 0.8 V, | OL = MAX | | | 0.4 | | | 0.4 | ĺ | | V | Off-state | Outputs a thru g, dp | V <sub>CC</sub> = MAX, I | - 2504 | 7 | | | 15 | | | V | | VO(off) | output voltage | Outputs a time g, op | VCC = MAX, I | OH = 250 μA | ′ | | | 15 | | | ľ | | Var | On-State | Outputs a thru g, dp | VCC = MIN, S | Coo Noto 2 | | | | | | 0.6 | v | | VO(on) | output voltage | Outputs a tillu g, up | ACC - MILIA' | ee Note 5 | | | | | | 0.6 | \ \ \ | | | | | V <sub>CC</sub> = MIN, V | / <sub>O</sub> = 1 V | 9 | 15 | | | | | | | | | Outputs a thru g | V <sub>CC</sub> = 5 V, \ | / <sub>O</sub> = 2 V | | 15 | | | | | | | lou i | On-state | | VCC = MAX, V | / <sub>O</sub> = 5 V | | 15 | 22 | | | | ^ | | <sup>I</sup> O(on) | output current | | V <sub>CC</sub> = MIN, V | / <sub>O</sub> = 1 V | 4.5 | 7 | | | | | mA . | | | | Output dp | V <sub>CC</sub> = 5 V, \ | / <sub>O</sub> = 2 V | | 7 | | _ | | | 1 | | | | | V <sub>CC</sub> = MAX, V | / <sub>O</sub> = 5 V | | 7 | 12 | | | | | | 1 <sub>1</sub> | Input current at ma | ximum input voltage | VCC = MAX, V | / <sub>1</sub> = 5.5 V | | | 1 | | | 1 | mA | | | High-level | Serial carry | | | | | 40 | | | 40 | μΑ | | hн | input current | RBO node | VCC = MAX, V | /1 = 2.4 V | -0.12 | -0.5 | | -0.12 | -0.5 | | mA | | | input current | Other inputs | | | | | 20 | | | 20 | μА | | | Low-level | Serial carry | | | | | -1.6 | | | - 1.6 | | | I <sub>I</sub> L | | RBO node | V <sub>CC</sub> = MAX, \ | / <sub>1</sub> = 0.4 V, | | -1.5 | -2.4 | | -1.5 | -2.4 | mA | | | input current | Other inputs | See Note 4 | _ | | | -0.8 | | | -0.8 | | | loo | Short-circuit | Ω <sub>A</sub> , Ω <sub>B</sub> , Ω <sub>C</sub> , Ω <sub>D</sub> | V MAY | | 9 | | -27.5 | -9 | | -27.5 | ^ | | los | output current | Maximum count | V <sub>CC</sub> = MAX | | -15 | | -55 | -15 | | -55 | mA | | lcc | Supply current | | VCC = MAX, S | See Note 5 | | 56 | 93 | | 56 | 93 | mA | For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. †All typical values are at $V_{CC}$ = 5 V, $T_A$ = 25°C. NOTES: 3. For SN54144, $I_{OL}$ = 20 mA; for SN74144, $I_{OL}$ = 25 mA. 4. $I_{IL}$ at $\overline{\text{RBO}}$ node is tested with $\overline{\text{BI}}$ grounded and RBI at 4.5 V. - - 5. I<sub>CC</sub> is measured after the following conditions are established: a) Strobe = RBI = DP = 4.5 V - b) Parallel count enable = serial count enable = $\overline{B1}$ = GND - d) For '143, outputs "a" through "g" and "dp" = 2.5 V, all other outputs open. For '144, all outputs are open. #### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_{\Delta} = 25^{\circ} \text{C}$ | PARAMETER § | FROM<br>(INPUT) | TEST CONDITIONS | | | | MAX | UNIT | |------------------|--------------------|------------------------------------------|---------------------------------------------------------------|----|----|-----|------| | f <sub>max</sub> | | | | 12 | 18 | | MHz | | tPLH | Serial look-ahead | Maximum count | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 560 Ω,<br>See Note 6 | | 12 | 20 | ns | | · tPHL | Serial look-allead | waxiinuin count | | | 23 | 35 | 113 | | <sup>t</sup> PLH | Clock | Maximum count | | | 26 | 40 | ns | | t <sub>PHL</sub> | CIOCK | Maximum count | | | 29 | 45 | "" | | <sup>t</sup> PLH | Clock | $\Omega_A, \Omega_B, \Omega_C, \Omega_D$ | C <sub>L</sub> = 15 pF, R <sub>L</sub> = 1.2 kΩ, | | 28 | 45 | ns | | <sup>t</sup> PHL | | dA, dB, dC, dD | | | 38 | 60 | ''' | | tPHL | Clear | $Q_A, Q_B, Q_C, Q_D$ | See Note 6 | | 57 | 90 | ns | <sup>§</sup> fmax Maximum clock frequency, tpLH \*\* Propagation delay time, low-to-high-level output, NOTE 6: See General Information Section for load circuits and voltage waveforms. $<sup>\</sup>bar{\epsilon}$ Propagation delay time, high-to-low-level output # TYPICAL APPLICATION DATA This application demonstrates how the drivers may be cascaded for N-bit display applications. It features: Direct parallel clear Overriding blanking for total suppression or intensity modulation of display Ripple blanking of leading zeros; blanking of trailing zeros (not illustrated) can also be implemented Synchronous, look-ahead counting ### 4-BIT COUNTER/LATCH, SEVEN-SEGMENT LED/LAMP DRIVERS 4-BIT COUNTER/LATCH, SEVEN-SEGMENT LED/LAMP DRIVERS ェ I I I I I I 0 N 9 9 OFF ON ON OFF ON OFF 9 OFF OFF > ON OFF ON ON OFF ON OFF ON ON OFF æ В 8 œ I I 9 OFF ON \_ OFF OFF OFF OFF OFF OFF OFF None A, B, E æ œ \_ \_ I 90 8 8 9 2 <u>0</u> OFF ON ON OFF 9 9 9 8 9 8 I ェ I I I \_ I 9 2 ON ON OFF OFF ON OFF OFF ON ON OFF OFF ON ON OFF I \_ \_ OFF 8 8 ON OFF, OFF OFF OFF \_ 9 ON OFF <u>0</u> ON OFF ON OFF œ œ œ I \_ I 9 9 9 ON OFF ON ON OFF 9 ON ON 9 2 ON ON OFF OFF В, С В В 8 В в σ B В æ œ \_ 9 9 9 9 8 ON ON OFF ェ ェ I I I I I I I I I 8 ON OFF OFF OFF OFF ェ OFF ON ON ON ON OFF I I \_ I ON OFF ON ON OFF ON ON OFF OFF ON ON OFF OFF ON ON OFF SEGMENT IDENTIFICATION When the ripple-blanking input ( $\overline{\text{RB1}}$ ) and outputs $\Omega_{\Delta}$ through $\Omega_{D}$ are at a low logic level, all segment outputs are off and the ripple-blanking output (RBO) goes to a low logic level (response condition) iu Ö > When a high logic level is applied directly to the blanking input (81) all segment outputs are off regardless of any other input The ripple-blanking input (RBI) must be open or high to display a zero during the decimal 0 input. NOTES: ი ლ ≽ The blanking input (BI) must be low when functions DECIMAL/0 through 20/RIPPLE BLANK are desired RBI/RBO is wire-AND logic serving as ripple blanking input (RBI) and/or ripple blanking output (RBO) POST OFFICE BOX 225012 . DALLAS, TEXAS 75265 INSTRUMENTS Latch Latch Ripple Blank œ σ ω 0 9 <sub>G</sub> 4 ယ S 2 ェ I I I I I ェ I I I I I I I I I I I I I I I I I I I I I I I I I I I I I I I I × \_ \_ \_ \_ \_ \_ \_ \_ \_ -\_ \_ I I I I I r I I I I I I I I I I I I ## **FUNCTION TABLE** Blank Clear/Ripple Blank FUNCTION CLOCK PULSE CLEAR LATCH STROBE 핆 찚 DECIMAL INPUT SERIAL CARRY PARALLEL CARRY RBI/RBO 8 οc LATCH Ов QΑ 0 c ٥ 9 ф DISPLAY NOTES LED/LAMP DRIVERS OUTPUTS \_ OFF None None A, D, E MAXIMUM OUTPUT COUNT Decimal 0 I I I × I I I I × × × × I I ェ × \_ \_ I \_ I OFF ON ON OFF OFF OFF OFF 8 9 9 9 9 ON OFF ON I I I 9 9 ON ON OFF OFF ON OFF 8 ON OFF ON ON OFF ON OFF